Deutsch
 
Hilfe Datenschutzhinweis Impressum
  DetailsucheBrowse

Datensatz

 
 
DownloadE-Mail
  Fast and robust face detection on a parallel optimized architecture implemented on FPGA

Farrugia, N., Mamalet, F., Roux, S., Yang, F., & Paindavoine, M. (2009). Fast and robust face detection on a parallel optimized architecture implemented on FPGA. IEEE Transactions on Circuits and Systems for Video Technology, 19(4), 597-602. doi:10.1109/TCSVT.2009.2014013.

Item is

Dateien

einblenden: Dateien
ausblenden: Dateien
:
Farrugia_et_al_2009 (Verlagsversion), 41KB
Name:
Farrugia_et_al_2009
Beschreibung:
-
OA-Status:
Sichtbarkeit:
Öffentlich
MIME-Typ / Prüfsumme:
text/html / [MD5]
Technische Metadaten:
Copyright Datum:
-
Copyright Info:
-
Lizenz:
-

Externe Referenzen

einblenden:
ausblenden:
externe Referenz:
http://ieeexplore.ieee.org/stamp/stamp.jsp?arnumber=04797837 (Ergänzendes Material)
Beschreibung:
-
OA-Status:

Urheber

einblenden:
ausblenden:
 Urheber:
Farrugia, Nicolas1, 2, Autor           
Mamalet, Franck1, Autor
Roux, Sebastien1, Autor
Yang, Fan2, Autor
Paindavoine, Michel2, Autor
Affiliations:
1Orange Labs, Grenoble, France, ou_persistent22              
2LE2I Laboratory, Dijon, France, ou_persistent22              

Inhalt

einblenden:
ausblenden:
Schlagwörter: Embedded; Face detection; FPGA; High level synthesis; Parallel architecture; Realtime
 Zusammenfassung: In this paper, we present a parallel architecture for fast and robust face detection implemented on FPGA hardware. We propose the first implementation that meets both real-time requirements in an embedded context and face detection robustness within complex backgrounds. The chosen face detection method is the Convolutional Face Finder (CFF) algorithm, which consists of a pipeline of convolution and subsampling operations, followed by a multilayer perceptron. We present the design methodology of our face detection processor element (PE). This methodology was followed in order to optimize our implementation in terms of memory usage and parallelization efficiency. We then built a parallel architecture composed of a PE ring and an FIFO memory, resulting in a scalable system capable of processing images of different sizes. A ring of 25 PEs running at 80 MHz is able to process 127 QVGA images per second and performing real-time face detection on VGA images (35 images per second).

Details

einblenden:
ausblenden:
Sprache(n): eng - English
 Datum: 2008-06-102007-10-252009-03-042009-04
 Publikationsstatus: Erschienen
 Seiten: -
 Ort, Verlag, Ausgabe: -
 Inhaltsverzeichnis: -
 Art der Begutachtung: -
 Identifikatoren: DOI: 10.1109/TCSVT.2009.2014013
 Art des Abschluß: -

Veranstaltung

einblenden:

Entscheidung

einblenden:

Projektinformation

einblenden:

Quelle 1

einblenden:
ausblenden:
Titel: IEEE Transactions on Circuits and Systems for Video Technology
Genre der Quelle: Zeitschrift
 Urheber:
Affiliations:
Ort, Verlag, Ausgabe: -
Seiten: - Band / Heft: 19 (4) Artikelnummer: - Start- / Endseite: 597 - 602 Identifikator: ISSN: 1051-8215
CoNE: https://pure.mpg.de/cone/journals/resource/954925593490