English
 
Help Privacy Policy Disclaimer
  Advanced SearchBrowse

Item

ITEM ACTIONSEXPORT
  RTSim: A cycle-accurate simulator for racetrack memories

Khan, A. A., Hameed, F., Bläsing, R., Parkin, S., & Castrillon, J. (2019). RTSim: A cycle-accurate simulator for racetrack memories. IEEE Computer Architecture Letters, 18(1), 43-46. doi:10.1109/LCA.2019.2899306.

Item is

Files

hide Files
:
RTSim_A_Cycle-Accurate_Simulator_for_Racetrack_Memories.pdf (Publisher version), 698KB
 
File Permalink:
-
Name:
RTSim_A_Cycle-Accurate_Simulator_for_Racetrack_Memories.pdf
Description:
Archivkopie
OA-Status:
Visibility:
Private
MIME-Type / Checksum:
application/pdf
Technical Metadata:
Copyright Date:
-
Copyright Info:
-
License:
-
:
4-accepted.pdf (Postprint), 359KB
Name:
4-accepted.pdf
Description:
-
OA-Status:
Green
Visibility:
Public
MIME-Type / Checksum:
application/pdf / [MD5]
Technical Metadata:
Copyright Date:
2018
Copyright Info:
IEEE
License:
-

Locators

hide
Locator:
https://doi.org/10.1109/LCA.2019.2899306 (Publisher version)
Description:
-
OA-Status:
Not specified

Creators

hide
 Creators:
Khan, Asif Ali1, Author
Hameed, Fazal1, Author
Bläsing, Robin2, 3, Author
Parkin, Stuart2, Author                 
Castrillon, Jeronimo1, Author
Affiliations:
1External Organizations, ou_persistent22              
2Nano-Systems from Ions, Spins and Electrons, Max Planck Institute of Microstructure Physics, Max Planck Society, ou_3287476              
3International Max Planck Research School for Science and Technology of Nano-Systems, Max Planck Institute of Microstructure Physics, Max Planck Society, Weinberg 2, 06120 Halle (Saale), Germany, ou_3399928              

Content

hide
Free keywords: -
 Abstract: Racetrack memories (RTMs) have drawn considerable attention from computer architects of late. Owing to the ultra-high capacity and comparable access latency to SRAM, RTMs are promising candidates to revolutionize the memory subsystem. In order to evaluate their performance and suitability at various levels in the memory hierarchy, it is crucial to have RTM-specific simulation tools that accurately model their behavior and enable exhaustive design space exploration. To this end, we propose RTSim, an open source cycle-accurate memory simulator that enables performance evaluation of the domain-wall-based racetrack memories. The skyrmions-based RTMs can also be modeled with RTSim because they are architecturally similar to domain-wall-based RTMs. RTSim is developed in collaboration with physicists and computer scientists. It accurately models RTM-specific shift operations, access ports management and the sequence of memory commands beside handling the routine read/write operations. RTSim is built on top of NVMain2.0, offering larger design space for exploration.

Details

hide
Language(s):
 Dates: 2019-02-142019-01
 Publication Status: Issued
 Pages: -
 Publishing info: -
 Table of Contents: -
 Rev. Type: Peer
 Identifiers: DOI: 10.1109/LCA.2019.2899306
 Degree: -

Event

show

Legal Case

show

Project information

hide
Project name : Spin Orbitronics for Electronic Technologies (SORBET)
Grant ID : 670166
Funding program : Horizon 2020 (H2020)
Funding organization : European Commission (EC)

Source 1

hide
Title: IEEE Computer Architecture Letters
Source Genre: Journal
 Creator(s):
Affiliations:
Publ. Info: IEEE
Pages: - Volume / Issue: 18 (1) Sequence Number: - Start / End Page: 43 - 46 Identifier: ISSN: 1556-6056